National Manuals

National Semiconductor DS90CF581 LVDS Transmitter 24-Bit Color Flat Panel Display (FPD) Link handbook

The DS90CF581 transmitter converts 28 bits of CMOS/TTL data into four LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fifth LVDS link. Every cycle of the transmit clock 28 bits of input data are sampled and transmitted. At a transmit clock frequency of 40 MHz, 24 bits of RGB data and 4 bits of LCD timing and control data (FPLINE, FPFRAME, DRDY, CNTL) are transmitted at a rate of 280 Mbps per LVDS data channel. Using a 40 MHz clock, the data throughput is 140 Megabytes per second. This transmitter is intended to interface to any of the FPD Link receivers. The chipset is an ideal means to solve EMI and cable size problems associated with wide, high speed TTL interfaces.

File format: PDF Size:206 KB

National Semiconductor DS90CF563/DS90CF564 LVDS 18-Bit Color Flat Panel Display (FPD) Link 65 MHz handbook

DS90CF563/DS90CF564 LVDS 18-Bit Color Flat Panel Display (FPD) Link— 65 MHz. The product converts 21 bits of CMOS/TTL data into three LVDS data streams and parallel transmits a phase-locked transmit clock and data streams over a fourth LVDS link. At a transmit clock frequency of 65 MHz, 21 bits of input data are sampled and transmitted every cycle of the transmit clock. With a 65 MHz clock, the data throughput is 171 MB/s. This chipset is an ideal means to solve EMI and cable size problems associated with wide, high speed TTL interfaces.

File format: PDF Size:291 KB

National DS90CF561/DS90CF562 handbook

Find DS90CF562MTD suppliers

File format: PDF Size:347 KB

National semiconductor DS90LT012AH High Temperature 3V LVDS Differential Line Receiver handbook

DS90LT012AH is a low power LVDS receiver launched by Nexperia, supporting a working temperature range of -40 to 125 ℃ and a maximum working frequency of 400 Mbps.

File format: PDF Size:489 KB

National semiconductor DS90CF383 +3.3V LVDS Transmitter 24-Bit Flat Panel Display handbook

The DS90CF383 is a +3.3V LVDS transmitter from National Semiconductor Corporation that supports a 24-bit Flat Panel Display (FPD) Link, and uses a 65 MHz transmit clock to sample 28 bits of input data per cycle and transmit it at a rate of 455 Mbps per LVDS data channel.

File format: PDF Size:220 KB

National semiconductor DS90CF386/DS90CF366 +3.3V LVDS Receiver 24-Bit Flat Panel Display handbook

DS90CF386/DS90CF366 is a LVDS receiver chip produced by TI company. It can convert four LVDS data streams (up to 2.38 Gbps throughput or 297.5 megabytes/second bandwidth) back into parallel 28 bits of CMOS/TTL data (24 bits of RGB and 4 bits of Hsync, Vsync, DE and CNTL)

File format: PDF Size:389 KB

National semiconductor DS90CF383B +3.3V Programmable LVDS Transmitter 24-Bit Flat Panel Display handbook

The DS90CF383B is a programmable LVDS transmitter that converts 28 bits of CMOS/TTL data into four LVDS data streams. It supports a transmit clock frequency of 65 MHz and can transmit 24 bits of RGB data and 3 bits of LCD timing and control data at a rate of 455 Mbps per LVDS data channel. The DS90CF383B is fixed as a Falling edge strobe transmitter and will interoperate with a Falling edge strobe Receiver (DS90CF386) without any translation logic. This chipset is an ideal means to solve EMI and cable size problems associated with wide, high speed TTL interfaces.

File format: PDF Size:628 KB

National semiconductor DS90CF363 +3.3V LVDS Transmitter 18-Bit Flat Panel Display handbook

The DS90CF363 is a 3.3V LVDS transmitter, 18-bit Flat Panel Display (FPD) link - 65 MHz. It converts 21 bits of CMOS/TTL data into three LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fourth LVDS link. Every cycle of the transmit clock 21 bits of input data are sampled and transmitted. At a transmit clock frequency of 65 MHz, 18 bits of RGB data and 3 bits of LCD timing and control data (FPLINE, FPFRAME, DRDY) are transmitted at a rate of 455 Mbps per LVDS data channel. Using a 65 MHz clock, the data throughputs is 170 Mbytes/sec. This chipset is an ideal means to solve EMI and cable size problems associated with wide, high speed TTL interfaces.

File format: PDF Size:187 KB

National DS90C402 handbook

DS90C402 is a dual low voltage differential signaling (LVDS) receiver from National Semiconductor Corporation. It features ultra low power dissipation and can operate at data rates up to 155.5 Mbps.

File format: PDF Size:136 KB

National DS90C401 handbook

The DS90C401 is a dual driver device optimized for high data rate and low power applications. This device along with the DS90C402 provides a pair chip solution for a dual high speed point-to-point interface. The DS90C401 is a current mode driver allowing power dissipation to remain low even at high frequency. In addition, the short circuit fault current is also minimized. The device is in a 8 lead small outline package. The differential driver outputs provides low EMI with its low output swings typically 340 mV.

File format: PDF Size:638 KB

National semiconductor DS90CF383B +3.3V Programmable LVDS Transmitter 24-Bit Flat Panel Display (FPD) Link-65 MHz handbook

DS90CF383B is a +3.3V programmable LVDS transmitter from ST. It supports 24-bit FPD link and transmit frequency up to 65MHz. This device uses falling edge trigger, and can be used with DS90CF386 (falling edge trigger receiver) to solve the EMI and cable size problems associated with wide, high speed TTL interfaces.

File format: PDF Size:628 KB

National semiconductor DS90C387A/DS90CF388A Dual Pixel LVDS Display Interface FPD-Link handbook

The DS90C387A/DS90CF388A transmitter/receiver pair is designed to support dual pixel data transmission between Host and Flat Panel Display up to QXGA resolutions. The transmitter converts 48 bits (Dual Pixel 24-bit color) of CMOS/TTL data and 3 control bits into 8 LVDS (Low Voltage Differential Signalling) data streams. At a maximum dual pixel rate of 112MHz, LVDS data line speed is 784Mbps, providing a total throughput of 5.7Gbps (714 Megabytes per second). The LDI chipset is improved over prior generations of FPD-Link devices and offers higher bandwidth support and longer cable drive. To increase bandwidth, the maximum pixel clock rate is increased to 112 MHz and 8 serialized LVDS outputs are provided. Cable drive is enhanced with a user selectable pre-emphasis feature that provides additional output current during transitions to counteract cable loading effects. The DS90C387A transmitter provides a second LVDS output clock. Both LVDS clocks are identical. This feature supports backward compatibility with the previous generation of FPD-Link Receivers - the second clock allows the transmitter to interface to panels using a 'dual pixel' configuration of two 24-bit or 18-bit FPD-Link receivers. This chipset is an ideal means to solve EMI and cable size problems for high-resolution flat panel applications.

File format: PDF Size:395 KB

National Semiconductor DS90C387/DS90CF388 Dual Pixel LVDS Display Interface (LDI)-SVGA/QXGA handbook

DS90C387/DS90CF388 Dual Pixel LVDS Display Interface (LDI)-SVGA/QXGA General Description

File format: PDF Size:494 KB

National Semiconductor DS90C385A +3.3V Programmable LVDS Transmitter 24-Bit Flat Panel Display Link-87.5 MHz handbook

DS90C385A +3.3V Programmable LVDS Transmitter 24-Bit Flat Panel Display Link-87.5 MHz

File format: PDF Size:632 KB

National Semiconductor DS90C383B +3.3V Programmable LVDS Transmitter 24-Bit Flat Panel Display (FPD) Link-65 MHz handbook

The DS90C383B is a +3.3V programmable LVDS transmitter that supports 24-bit flat panel display (FPD) links-65 MHz

File format: PDF Size:626 KB

National Semiconductor DS90C383A/DS90CF383A +3.3V Programmable LVDS Transmitter 24-Bit Flat Panel Display (FPD) Link-65 MHz +3.3V LVDS Transmitter 24-Bit Flat Panel Display (FPD) Link-65 MHz handboo

The DS90C383A/DS90CF383A +3.3V Programmable LVDS Transmitter is a device that converts 28 bits of CMOS/TTL data into four LVDS data streams. It features high-speed transmission and low power consumption, making it suitable for flat panel display applications.

File format: PDF Size:261 KB

National Semiconductor DS90C383/DS90CF384 +3.3V Programmable LVDS Transmitter 24-Bit Flat Panel Display (FPD) Link 65 MHz +3.3V LVDS Receiver 24-Bit Flat Panel Display (FPD) Link 65 MHz

DS90C383/DS90CF384 is a +3.3V programmable LVDS transmitter and receiver for a 24-bit flat panel display (FPD) link. They support a clock frequency of 65 MHz and utilize high-speed data transmission and low voltage differential signaling technology. The transmitter converts 28 bits of LVCMOS/LVTTL data into four LVDS data streams while transmitting a phase-locked clock. The receiver converts the LVDS data streams back into 28 bits of LVCMOS/LVTTL data. They are ideal for solving EMI and cable size problems associated with wide, high-speed TTL interfaces.

File format: PDF Size:371 KB

National Semiconductor DS90C385/DS90C365 +3.3V Programmable LVDS Transmitter 24-Bit Flat Panel Display (FPD) Link-85 MHz +3.3V Programmable LVDS Transmitter 18-Bit Flat Panel Display (FPD) Link-85 M

DS90C385 / DS90C365 is a 3.3V programmable LVDS transmitter that converts 24-bit or 18-bit LVCMOS / LVTTL data into four LVDS (low voltage differential signaling) data streams.

File format: PDF Size:420 KB

Brands



Products